# RDA1846



## SINGLE CHIP TRANSCEIVER FOR WALKIE TALKIE Rev. 1.2-Dec. 2009

## 1. General Description

The RDA1846 is a highly integrated single-chip transceiver for Walkie Talkie applications. It totally realizes the translation from RF carrier to voice in the RX path and from voice to RF carrier in the TX path, requiring only one micro controller.

The RDA1846 has a powerful digital signal processor, which makes it have optimum voice quality, flexible function options, and robust performance under varying reception conditions.

The RDA1846 can be tuned to the worldwide frequency band for Walkie Talkie from 400MHz to 500MHz and especially from 134MHz to 174MHz which meets the frequency band of weather broadcast.

The transceiver uses the CMOS process with a package size of 5X5mm. By virtue of its high integration, it requires the least external components and eliminates the complicated design of sensitive RF circuits on PCB.

#### 1.1 Features

- CMOS single-chip fully-integrated transceiver
- Fully integrated frequency synthesizer and VCO
- Support worldwide frequency band
  - 134MHz ~ 174MHz
  - ➢ 400MHz ~ 500MHz
- 12.5KHz, 25KHz channels
- Support multiple XTAL clocks
  - > 12.8/25.6Mhz
  - > 13/26Mhz
- Digital auto frequency control (AFC)
- Digital auto gain control (AGC)
- Selectable pre/de-emphasis
- Received signal strength indicator (RSSI)
- VOX and SQ
- Build-in CTCSS/CDCSS generator and judgment
  - > CTCSS with 120/180 /240 degree phase shift
  - > 23/24 bit programmable DCS code



- DTMF and programmable in-band dual tone
- Programmable in-band single tone transmitter
- Auto RX/TX/SLEEP state switching
- 8 GPIOs
- 3-wire/4-wire/I<sup>2</sup>C serial control bus interface
- On chip 8 dBm PA
- Analog and digital volume control
- Directly support 32Ω resistance loading
- 3.3 to 4.8 V supply voltage with Integrated LDO
- 5X5 mm 32 pin QFN package

#### 1.2 Applications

- Cellular handsets
- Family radio services
- Walkie Talkies

Copyright © RDA Microelectronics Inc. 2009. All rights are reserved.

The information contained herein is the exclusive property of RDA and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of RDA.

## 2. Table of Contents

| 1.  | General Des         | scription1                 |
|-----|---------------------|----------------------------|
|     | 1.1 Fe              | atures1                    |
|     | 1.2 Ap              | pplications1               |
| 2.  | Table of Con        | ntents2                    |
| 3.  | Functional l        | Description3               |
|     | 3.1 RF              | Finput and output          |
|     | 3.2 Vo              | ice input and output4      |
|     | 3.3 Sy              | nthesizer4                 |
|     | 3.4 XT              | FAL Clock4                 |
|     | 3.5 DS              | SP functions4              |
|     | 3.6 In              | tegrated LDO               |
|     | 3.7 Se              | rial Control Interface4    |
| 4.  | Electrical C        | haracteristics             |
| 5.  | Receiver/Tr         | ansmitter Characteristics6 |
| 6.  | <b>Control Inte</b> | erface Characteristics     |
| 7.  | Pins Descrip        | ption                      |
| 8.  | Application         | Diagram                    |
| 9.  | Package Ou          | tline                      |
| 10. | Solder Mou          | nting Condition            |
| 11. | Change List         | t16                        |
| 12. | <b>Contact Inf</b>  | ormation16                 |
|     |                     | COUR                       |

Copyright © RDA Microelectronics Inc. 2009. All rights are reserved. The information contained herein is the exclusive property of RDA and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of RDA.

## 3. Functional Description



The RDA1846 transceiver features very low solution cost and reduced complexity. As shown in Fig.3.1, to totally complete the translation from RF carrier to voice in the RX path and from voice to RF carrier in the TX path, the chip integrates nearly all the functional blocks including RF and base band analog blocks and digital signal processor. It requires only one micro controller and a few external components to realize a walkie-talkie.

A powerful integrated DSP accomplishes both the demodulation and modulation of the FM signal. Besides, standard walkie-talkie features such as CTS, CDS, VOX and SQ etc. are provided through the 8 GPIOs of the chip. Especially, by virtue of the state-of-the-art CMOS technology advanced algorithms such as AFC, AGC, RSSI and SNR calculations are realized in the DSP, which guarantees the high receiving and transmitting quality while still consumes a low power. Flexible RX/TX/SLEEP auto switching function from the DSP further reduces the average power consumptions.

LDOs are also integrated in the chip which further reduces the BOMs.

All interface pins of the chip will be shortly explained below. For details, refer to the 'RDA 1846 programming guide'.

#### 3.1 RF input and output

The chip can receive and transmit RF signals from 400 to 500MHz and from 134 to 174MHz which cover most of the walkie-talkie frequency bands around the world and the weather broadcast band. For the RF input, a direct-in connection from the antenna to the LNA input pin through a switch is suggested which means no input impedance matching is needed for the receive band. For the RF out, a pa diver can deliver no more than 8 dBm power to PA. PA bias voltage from 1.5V~2.8V for the power amplifier can be supplied from the PABIAS pin.

The information contained herein is the exclusive property of RDA and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of RDA. Page 3 of 16

#### 3.2 Voice input and output

In the RX path, the voice signal after demodulation is sent to the internal DAC which can directly drive a  $32\Omega$  resistance loading through AC coupling. In the TX path, microphone signal can be sent into the chip through AC coupling capacitors.

#### 3.3 Synthesizer

The frequency synthesizer generates the local oscillator signal. All building blocks are fully integrated without any external components. LO frequency can be programmed through the serial interface by the MCU. <u>(How to select frequency band and program LO frequency, refer to the programming guide)</u>

#### 3.4 XTAL Clock

The RDA1846 supports XTAL clocks such as 12.8 MHz, 13 MHz, 25.6 MHz and 26 MHz. The internal XTAL oscillator can also be bypassed thus TCXO clock with appropriate amplitude can be sent into the chip directly. <u>(How to configure the internal XTAL oscillator, refer to the programming guide)</u>

#### 3.5 DSP functions

The DSP accomplishes the demodulation and modulation of the FM signal. Standard walkie-talkie features such as CTS, CDS, VOX and SQ etc. are provided through the 8 GPIOs. <u>(How to configure the GPIOs, refer to the programming guide)</u>

#### 3.6 Integrated LDO

LDOs are integrated on chip which eliminates using one LDO chip on the PCB. Supply voltage for the chip is suggested to be within 3.3V~4.8V. <u>A common share of the supply voltage for RDA1846 and other chips or on board circuits are not appropriate and thus not recommended.</u>

#### 3.7 Serial Control Interface

A 3-wire/4-wire/I<sup>2</sup>C serial interface is provided for host IC to read and write RDA1846 control registers. *(For details of the serial control interface, refer to the programming guide)*.

## 4. Electrical Characteristics

| Table 4-1 | DC Electrical | Specification | (Recommended | Operation | Conditions): |
|-----------|---------------|---------------|--------------|-----------|--------------|
|-----------|---------------|---------------|--------------|-----------|--------------|

| SYMBOL           | DESCRIPTION                          | MIN | TYP | MAX | UNIT |
|------------------|--------------------------------------|-----|-----|-----|------|
| AVDD             | Supply Voltage from battery or LDO   | 3.3 | 3.3 | 4.8 | V    |
| T <sub>amb</sub> | Ambient Temperature                  | -25 | 27  | +85 | °C   |
| VL               | CMOS Low Level Input/output Voltage  | 0   |     | 0.3 | V    |
| V <sub>H</sub>   | CMOS High Level Input/output Voltage | 2.7 |     | 3   | V    |
| V <sub>TH</sub>  | CMOS Threshold Voltage               |     | 1.5 |     | V    |

#### Table 4-2 DC Electrical Specification (Absolute Maximum Ratings):

| SYMBOL           | DESCRIPTION         | MIN  | ТҮР | MAX | UNIT |
|------------------|---------------------|------|-----|-----|------|
| T <sub>amb</sub> | Ambient Temperature | -40  |     | +90 | °C   |
| I <sub>IN</sub>  | Input Current       | -10  |     | +10 | mA   |
| V <sub>IN</sub>  | Input Voltage       | -0.3 |     | 3.3 | V    |
| V <sub>Ina</sub> | LNA Input Level     | X    |     | +10 | dBm  |

### Table 4-3 Power consumption specification

(AVDD = 3.3 V,  $T_A$  = -25 to 85  $^\circ\!\!\!\mathrm{C}$  , unless otherwise specified)

| STATE              | DESCRIPTION       | Condition    | ТҮР | UNIT |
|--------------------|-------------------|--------------|-----|------|
| I <sub>Rx</sub>    | Continue Receive  | RXON=1,PDN=1 | 55  | mA   |
| I <sub>Tx</sub>    | Continue Transmit | TXON=1,PDN=1 | 50  | mA   |
| I <sub>sleep</sub> | Deep sleep        | PDN=0        | 40  | μA   |

## 5. Receiver/Transmitter Characteristics

#### Table 5-1 Receiver Characteristics

(AVDD = 3.3 V, TA = -25 to 85 °C, unless otherwise specified)

| SYMBOL                 | PARAMETER                    | CONDITIONS                     | MIN  | TYP  | MAX  | UNIT |  |
|------------------------|------------------------------|--------------------------------|------|------|------|------|--|
| General specifications |                              |                                |      |      |      |      |  |
| Fin                    | Input Frequency Range1       |                                | 400  |      | 520  | MHz  |  |
|                        | Input Frequency Range2       |                                | 134  |      | 174  | MHz  |  |
|                        | Input Frequency Range3       |                                | 200  |      | 260  | MHz  |  |
| NF                     | Noise Figure                 | Max RX Gain                    |      | 3    |      | dB   |  |
| IP3 <sub>in</sub>      | Input IP3                    | Max RX Gain                    | -10  | -6   | 0    | dBm  |  |
| SEN                    | Sensitivity                  | 12.5kHz channel,<br>12dB SINAD | -125 | -124 | -123 | dBm  |  |
| ACS                    | Adjacent Channel Selectivity | $\pm$ 12.5KHz                  | 65   | 66   | 67   | dB   |  |
| IR                     | Image rejection              | •                              | 60   | 70   |      | dB   |  |
|                        | Blocker                      | > 1MHz                         |      | 85   |      | dB   |  |
|                        | Voice distortion             | X                              |      | 1.5  |      | %    |  |

#### Table 5-2 Transmit Characteristics

(AVDD = 3.3 V, TA = -25 to 85°C, unless otherwise specified)

| SYMBOL                 | PARAMETER               | CONDITIONS              | MIN | TYP   | MAX | UNIT |
|------------------------|-------------------------|-------------------------|-----|-------|-----|------|
| General specifications |                         | X                       |     |       |     |      |
| Fout                   | Output Frequency Range1 |                         | 400 |       | 520 | MHz  |
|                        | Output Frequency Range2 |                         | 134 |       | 174 | MHz  |
|                        | Output Frequency Range3 |                         | 200 |       | 260 | MHz  |
| POUT                   | Output Power            |                         | -2  | 5     | 8   | dBm  |
| SINAD/SNR              |                         |                         |     | 48/53 |     | dB   |
| ACP                    | Adjacent channel power  |                         |     | -67   |     | dBc  |
|                        | Modulation sensitivity  | 1.5kHz frequency offset |     | 13    |     | mV   |
|                        | Voice distortion        |                         |     | 0.5   |     | %    |
|                        | Modulation limitation   |                         |     | 2.2   | 2.5 | kHz  |

## 6. Control Interface Characteristics

Refer to the 'RDA1846 programming guide'.

onthe

## 7. Pins Description



| SYMBOL | PIN | DESCRIPTION                                                                                |
|--------|-----|--------------------------------------------------------------------------------------------|
| AVDD   | 1   | Power supply                                                                               |
| SCLK   | 2   | Clock input for serial control bus                                                         |
| SDIO   | 3   | Data input/output for serial control bus                                                   |
| AVDD   | 4   | Power supply                                                                               |
| XTAL1  | 5   | Oscillator pin 1                                                                           |
| XTAL2  | 6   | Oscillator pin 2                                                                           |
|        |     | Control Interface select                                                                   |
| MODE   | 7   | When MODE = $V_L$ , $I^2C$ Interface is select                                             |
|        |     | When MODE = $V_H$ , SPI Interface is select                                                |
| SENB   | 8   | Latch enable (active low) input for serial control bus                                     |
| AFOUT  | 9   | Audio signal output to speaker                                                             |
| NC*    | 10  | No connection                                                                              |
| MIC_IN | 11  | MIC input                                                                                  |
| Сс     | 12  | Compensation capacitor connection pin                                                      |
| AVDD   | 13  | Power supply                                                                               |
| NC*    | 14  | No connection                                                                              |
| RFIN   | 15  | RF signal input                                                                            |
| AVDD   | 16  | Power supply                                                                               |
| NC*    | 17  | No connection                                                                              |
| RFOUT  | 18  | RF signal output                                                                           |
| NC*    | 19  | No connection                                                                              |
| NC*    | 20  | No connection                                                                              |
| AVDD   | 21  | Power supply                                                                               |
| PABIAS | 22  | PA bias supply for PA                                                                      |
| AVDD   | 23  | Power supply                                                                               |
| PDN    | 24  | Chip enable, low active                                                                    |
|        | 25  | Gpio7 / vox                                                                                |
| GFIO7  | 25  | (When Gpio7=V <sub>H</sub> , vox is active; else $V_L$ )                                   |
| GPIO6  | 26  | Gpio6 / sq                                                                                 |
|        | 20  | (When Gpio6=V <sub>H</sub> , sq is active; else $V_L$ )                                    |
| GPI05  | 27  | Gpio5 / txon                                                                               |
|        | 21  | (When Gpio5=V <sub>H</sub> , txon is active; else $V_L$ )                                  |
| GPIO4  | 28  | Gpio4 / rxon                                                                               |
|        | 20  | (When Gpio4=V <sub>H</sub> , rxon is active; else $V_L$ )                                  |
|        |     | Gpio3 / sdo                                                                                |
| GPIO3  | 29  | (Gpio3=V <sub>H</sub> or V <sub>L</sub> , it is the output register data in 4 wire control |
|        |     | interface mode)                                                                            |
| GPIO2  | 30  | Gpio2 / int                                                                                |
|        |     | (When Gpio2= $V_H$ , int is active; else $V_L$ )                                           |

#### Table 7-1 RDA1846 Pins Description

The information contained herein is the exclusive property of RDA and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of RDA. Page 9 of 16

| GPIO1 | 31 | Gpio1 / code_in / code_out                                                           |
|-------|----|--------------------------------------------------------------------------------------|
|       | 01 | (Gpio1=V <sub>H</sub> or V <sub>L</sub> , it is the input/output code data)          |
|       | 32 | Gpio0 / css_in / css_out                                                             |
| GPIOU |    | (Gpio0=V <sub>H</sub> or V <sub>L</sub> , it is the input/output CTCSS/CDCSS signal) |

#### \*Attention: all NC pins should be floating. Do not connect it to GND!

ontheath

The information contained herein is the exclusive property of RDA and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of RDA. Page 10 of 16

## 8. Application Diagram



#### Notes:

- 1 U1: RDA1846 Chip;
- 2 AVDD: Power Supply for RDA1846 (3.3~4.8V);
- 3 AVDD\_PA: Power Supply for RF PA, its voltage depends on the actual PA design;
- 4 C0~C11: AVDD decouple capacitance (1nF and 100nF in pairs), as close to AVDD pin as possible;
- 5 CA1~CA2: Audio AC couple capacitance (~47uF);
- 6 Cc: Compensation capacitance connected between pin Cc and GND (~47uF);
- 7 Crf: RF AC couple capacitance (~150pF);
- 8 CX1~CX2: XTAL oscillator load capacitance. Its value depends on the chosen XTAL <u>(if using external TCXO, clk</u> <u>should be sent into pin XTAL1 with Vpp about 1.5V, and pin XTAL2 should be connected to GND);</u>
- 9 R0~R1(optional): resistors for serial interface wire SDIO and SCLK (~10k $\Omega$ );
- 10 Pins NC(10,14,17,19,20) should be floating;
- 11 External vox detection circuit is optional;

The information contained herein is the exclusive property of RDA and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of RDA. Page 11 of 16

### 9. Package Outline



32-Pin 5x5 Quad Flat No-Lead (QFN)

## **10. Solder Mounting Condition**



Classification Reflow Profile

|--|

| Profile Feature                                                  | Sn-Pb Eutectic Assembly | Pb-Free Assembly  |
|------------------------------------------------------------------|-------------------------|-------------------|
| Average Ramp-Up Rate                                             | 3 °C/second max.        | 3 °C/second max.  |
| (T <sub>Smax</sub> to T <sub>p</sub> )                           |                         |                   |
| Preheat                                                          |                         |                   |
| -Temperature Min (T <sub>smin</sub> )                            | 100 °C                  | 150 °C            |
| -Temperature Max (T <sub>smax</sub> )                            | 100 °C                  | 200 °C            |
| -Time (t <sub>smin</sub> to t <sub>smax</sub> )                  | 60-120 seconds          | 60-180 seconds    |
| Time maintained above:                                           |                         |                   |
| -Temperature $(T_L)$                                             | 183 °C                  | 217°C             |
| -Time (t <sub>L</sub> )                                          | 60-150seconds           | 60-150 seconds    |
| Peak /Classification                                             | See Table-II            | See Table-III     |
|                                                                  |                         |                   |
| Time within 5 °C of actual<br>Peak Temperature (t <sub>p</sub> ) | 10-30 seconds           | 20-40 seconds     |
| Ramp-Down Rate                                                   | 6 °C/second max.        | 6 °C/seconds max. |
| Time 25 °C to Peak<br>Temperature                                | 6 minutes max.          | 8 minutes max.    |

The information contained herein is the exclusive property of RDA and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of RDA. Page 13 of 16

| Package Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>≥350 |
|-------------------|--------------------------------|--------------------------------|
| <2.5mm            | 240 + 0/-5 ° C                 | 225 + 0/-5 ° C                 |
| ≥2.5mm            | 225 + 0/-5 ° C                 | 225 + 0/-5 ° C                 |

#### Table 10-2 SnPb Eutectic Process – Package Peak Reflow Temperatures

## Table 10-3 Pb-free Process – Package Classification Reflow Temperatures

| Package<br>Thickness                                                                       | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm <sup>3</sup><br>>2000 |
|--------------------------------------------------------------------------------------------|--------------------------------|------------------------------------|---------------------------------|
| <1.6mm                                                                                     | 260 + 0 ° C *                  | 260 + 0 ° C *                      | 260 + 0 ° C *                   |
| 1.6mm – 2.5mm                                                                              | 260 + 0 ° C *                  | 250 + 0 ° C *                      | 245 + 0 ° C *                   |
| ≥2.5mm                                                                                     | 250 + 0 ° C *                  | 245 + 0 ° C *                      | 245 + 0 ° C *                   |
| Tolevence . The device menufacture / averlies shall easily are the competibility we to and |                                |                                    |                                 |

\*Tolerance : The device manufacturer/supplier **shall** assure process compatibility up to and including the stated classification temperature(this mean Peak reflow temperature + 0 °C. For example 260+ 0 °C ) at the rated MSL Level.

**Note 1:** All temperature refer topside of the package. Measured on the package body surface.

- **Note 2:** The profiling tolerance is + 0 ° C, X ° C (based on machine variation capability)whatever is required to control the profile process but at no time will it exceed 5 ° C. The producer assures process compatibility at the peak reflow profile temperatures defined in Table –III.
- Note 3: Package volume excludes external terminals(balls, bumps, lands, leads) and/or non integral heat sinks.
- Note 4: The maximum component temperature reached during reflow depends on package the thickness and volume. The use of convection reflow processes reduces the thermal gradients between packages. However, thermal gradients due to differences in thermal mass of SMD package may sill exist.
- Note 5: Components intended for use in a "lead-free" assembly process **shall** be evaluated using the "lead free" classification temperatures and profiles defined in Table-I II III whether or not lead free.

## **RoHS** Compliant

The product does not contain lead, mercury, cadmium, hexavalent chromium, polybrominated biphenyls (PBB) or polybrominated diphenyl ethers (PBDE), and are therefore considered RoHS compliant.

## **ESD** Sensitivity

Integrated circuits are ESD sensitive and can be damaged by static electricity. Proper ESD techniques should be used when handling these devices.



### 11. Change List

| REV   | DATE       | AUTHER  | CHANGE DESCRIPTION  |
|-------|------------|---------|---------------------|
| v1.0e | 2009-06-24 | Hao Shi | Original draft.     |
| v1.1e | 2009-10-10 | Ge Liu  | V1.1 original draft |
| v1.2e | 2009-12-11 | Ge Liu  | Add 200M~260MHz     |

## 12. Contact Information

RDA Microelectronics (Shanghai), Inc.

Suite 1108 Block A, e-Wing Center, 113 Zhichun Road Haidian District, Beijing 

Tel: 86-10-62635360

Fax: 86-10-82612663

Postal Code: 100086

The information contained herein is the exclusive property of RDA and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of RDA. Page 16 of 16